Formal Verification, 2nd Edition, 9780323956123
Paperback
Unleash faster VLSI design: Mastering formal verification for signoff quality.

Formal Verification, 2nd Edition

an essential toolkit for modern vlsi design

$348.13

  • Paperback

    424 pages

  • Release Date

    25 May 2023

Check Delivery Options

Summary

Formal Verification: An Essential Toolkit for Modern VLSI Design

Formal Verification: An Essential Toolkit for Modern VLSI Design, Second Edition presents practical approaches for design and validation, with hands-on advice to help working engineers integrate these techniques into their work.

Formal Verification (FV) enables a designer to directly analyze and mathematically explore the quality or other aspects of a Register Transfer Level (RTL) design withou…

Book Details

ISBN-13:9780323956123
ISBN-10:0323956122
Author:Erik Seligman, Tom Schubert, M.V. Achutha Kiran Kumar
Publisher:Elsevier Science & Technology
Imprint:Morgan Kaufmann
Format:Paperback
Number of Pages:424
Edition:2nd
Release Date:25 May 2023
Weight:880g
Dimensions:235mm x 191mm
About The Author

Erik Seligman

Erik Seligman is currently a Senior Product Engineering Architect at Cadence Design Systems, where he helps to plan and support the Jasper Formal Verification tool suite. Previously he worked at Intel Corporation in Hillsboro, Oregon for over two decades, in a variety of positions involving software, design, simulation, and formal verification. In his spare time he hosts the “Math Mutation” podcast, and has served as an elected director on the Hillsboro school board.

Tom Schubert is on the Electrical and Computer Engineering faculty at Portland State University and directs a graduate track in Design Verification and Validation. Previously, he was at Intel Corporation for 17 years in Hillsboro, Oregon, where he managed Intel’s largest pre-silicon validation formal verification team develop and apply FPV techniques on multiple generations of microprocessor designs. Tom received a PhD in Computer Science from the University of California, Davis.

M V Achutha Kiran Kumar is an Intel Fellow in the Design Engineering group at intel and leads the company’s Formal Verification Central Technology Office, one of the largest industrial Formal Verification teams in the world. He has over 19 years experience where he worked in various areas of the chip design cycle which includes RTL design, structural design, circuit design, simulation and various levels of validation including formal verification. He is the co-author of ‘Formal Verification - An Essential toolkit for the Hardware Design’.

Returns

This item is eligible for free returns within 30 days of delivery. See our returns policy for further details.